GD32F330
-
Êý¾ÝÊÖ²á
-
Óû§ÊÖ²á
-
¸ÅÊö
-
²úÆ·Ñ¡ÔñÆ÷
-
Îĵµ
¸ÅÊö
GD32F330²úÆ·Ö÷Ƶ¸ß´ï84MHz£¬£¬£¬£¬£¬Ö§³Ö¸ß´ï128KB FlashºÍ16KB SARM¡£¡£¡£¡£¡£»£»£»¹¼¯³ÉÁË USART, I2C, SPIÒÔ¼°ÆäËûÊý×ÖºÍÄ£ÄâÍâÉè×ÊÔ´¡£¡£¡£¡£¡£
GD32F330²úƷϵÁÐÌṩTSSOP20, QFN28, QFN32, LQFP32, LQFP48ºÍLQFP64·â×°Ñ¡Ïî¡£¡£¡£¡£¡£
²úÆ·Ñ¡ÔñÆ÷
18ÌõЧ¹û
|
Part No.
|
Core
|
Series
|
Package
TSSOP20
QFN32
QFN28
LQFP64
LQFP48
LQFP32
|
Max Speed (MHz)
|
Flash (Bytes)
16K
32K
64K
128K
|
SRAM (Bytes)
4K
8K
16K
|
I/O
up to 55
up to 39
up to 27
up to 23
up to 15
|
GPTM (32bit)
|
GPTM (16bit)
|
Advanced TM (16bit)
|
HRTM
|
Basic TM (64bit)
|
Basic TM (32bit)
|
Basic TM (16bit)
|
LPTM (32bit)
|
LPTM (16bit)
|
SysTick (64bit)
|
SysTick (24bit)
|
WDG
|
RTC
|
USART+UART
1+0
2+0
|
LPUART
|
I2C
|
QSPI
|
SPI
|
I2S
|
CAN 2.0B
|
USB 2.0
|
Ethernet
|
SDIO
|
EtherCAT Slave Controller
|
MFCOM
|
LIN
|
LCD-TFT
|
MIPI-DSI
|
Segment LCD
|
Camera
|
IPA
|
SAI
|
TMU
|
EXMC
|
CEC
|
14bit ADC Units (CHs)
|
12bit ADC Units (CHs)
1(9)
1(16)
1(10)
|
12bit DAC Units
|
Comp
|
IEEE 802.11
|
Bluetooth
|
Dflash(Bytes)
|
SENT
|
Functional Safety
|
Security
|
Temperature Range(TA)
|
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Cortex?-M4 | GD32F330 | TSSOP20 | 84 | 16K | 4K | up to 15 | 1 | 4 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 1+0 | 0 | 4 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(9) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | TSSOP20 | 84 | 32K | 4K | up to 15 | 1 | 4 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 2+0 | 0 | 4 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(9) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | TSSOP20 | 84 | 64K | 8K | up to 15 | 1 | 4 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 2+0 | 0 | 4 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(9) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | QFN28 | 84 | 16K | 4K | up to 23 | 1 | 4 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 1+0 | 0 | 4 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(10) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | QFN28 | 84 | 32K | 4K | up to 23 | 1 | 4 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 2+0 | 0 | 4 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(10) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | QFN28 | 84 | 64K | 8K | up to 23 | 1 | 5 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 2+0 | 0 | 4 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(10) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | QFN32 | 84 | 16K | 4K | up to 27 | 1 | 4 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 1+0 | 0 | 4 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(10) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | QFN32 | 84 | 32K | 4K | up to 27 | 1 | 4 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 2+0 | 0 | 4 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(10) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | QFN32 | 84 | 64K | 8K | up to 27 | 1 | 5 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 2+0 | 0 | 4 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(10) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | LQFP32 | 84 | 16K | 4K | up to 27 | 1 | 4 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 1+0 | 0 | 4 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(10) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | LQFP32 | 84 | 32K | 4K | up to 27 | 1 | 4 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 2+0 | 0 | 4 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(10) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | LQFP32 | 84 | 64K | 8K | up to 27 | 1 | 5 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 2+0 | 0 | 4 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(10) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | LQFP48 | 84 | 16K | 4K | up to 39 | 1 | 4 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 1+0 | 0 | 4 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(10) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | LQFP48 | 84 | 32K | 4K | up to 39 | 1 | 4 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 2+0 | 0 | 4 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(10) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | LQFP48 | 84 | 64K | 8K | up to 39 | 1 | 5 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 2+0 | 0 | 4 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(10) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | LQFP48 | 84 | 128K | 16K | up to 39 | 1 | 5 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 2+0 | 0 | 4 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(10) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | LQFP64 | 84 | 64K | 16K | up to 55 | 1 | 5 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 2+0 | 0 | 4 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(16) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| Cortex?-M4 | GD32F330 | LQFP64 | 84 | 128K | 16K | up to 55 | 1 | 5 | 1 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | 1 | 2+0 | 0 | 4 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1(16) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
ÊÖÒÕÎĵµ
ËÑË÷
-
Êý¾ÝÊֲᣨ1£©
Ãû³Æ
EN
CN
Ðû²¼Ê±¼ä
-
2025-04-25
Õö¿ªËùÓÐÎĵµ
-
-
Óû§Êֲᣨ1£©
Ãû³Æ
EN
CN
Ðû²¼Ê±¼ä
-
2023-12-31
Õö¿ªËùÓÐÎĵµ
-
-
Ó¦ÓÃÌõ¼Ç£¨30£©
Ãû³Æ
EN
CN
Ðû²¼Ê±¼ä
-
¶©ÔĸÃÎļþÒÔ»ñÈ¡¸üÐÂ֪ͨ
ÄúÒѶ©ÔÄ´ËÎļþµÄ¸üÐÂ֪ͨ
AN164 Dhrystone Porting Guide Based on GD32 MCU_Rev1.0
2025-12-05
-
2025-12-05
-
2024-11-25
-
2022-04-21
-
2022-04-21
-
2022-04-21
-
2022-04-21
-
2022-12-08
-
2022-12-08
-
2024-12-20
-
2022-12-08
-
2022-12-08
-
2025-08-01
-
2022-12-08
-
2022-12-08
-
2023-08-28
-
2023-08-28
-
2023-08-28
-
2023-08-28
-
2023-08-28
-
2023-08-28
-
2024-12-20
-
2024-06-04
-
2023-08-28
-
2023-08-28
-
2023-08-28
-
2024-07-11
-
2025-08-01
-
2025-08-01
-
2025-08-15
Õö¿ªËùÓÐÎĵµ
-
-
¹Ì¼þ¿â£¨1£©
Ãû³Æ
EN
CN
Ðû²¼Ê±¼ä
-
2025-03-13
Õö¿ªËùÓÐÎĵµ
-
-
²å¼þ£¨1£©
Ãû³Æ
EN
CN
Ðû²¼Ê±¼ä
-
2025-10-27
Õö¿ªËùÓÐÎĵµ
-
-
¿ª·¢°å×ÊÁÏ£¨1£©
Ãû³Æ
EN
CN
Ðû²¼Ê±¼ä
-
2025-03-13
Õö¿ªËùÓÐÎĵµ
-
-
ÆäËûÈí¼þ£¨2£©
Ãû³Æ
EN
CN
Ðû²¼Ê±¼ä
-
2026-01-21
-
2025-12-19
Õö¿ªËùÓÐÎĵµ
-
-
CAD×ÊÁÏ£¨1£©
Ãû³Æ
EN
CN
Ðû²¼Ê±¼ä
-
2025-12-19
Õö¿ªËùÓÐÎĵµ
-